تجاوز إلى المحتوى الرئيسي
User Image

Ayed Saad Alqahtani

Assistant Professor

Computer Engineering Department

علوم الحاسب والمعلومات
Building 31, Office No. 2229
المنشورات
مقال فى مجلة
2020

Thermal TSV Optimization and Hierarchical Floorplanning for 3-D Integrated Circuits

Alqahtani, Ayed . 2020

While 3-D integrated circuits (ICs) offer many advantages over 2-D ICs, thermal management challenges remain unresolved. Thermal through-silicon-vias (TTSVs) are TSVs that facilitate heat transfer across stacked dies without carrying signal and provide a potential thermal management solution to 3-D ICs. However, the use of TTSVs increases the distance between IC blocks and signal delay. The trade-off between temperature and wirelength is difficult to avoid in TTSV-integrated 3-D ICs. Here, we present a hierarchical approach to optimize the floorplan of a 3-D Nehalem-based multicore processor via simulated annealing (SA). Our simulations show that an increase in the TTSV area accompanies a decrease in peak temperature but the wirelength strongly depends on the TTSV placement, which is uniquely optimized for each case of the allowed TTSV area. Compared to the floorplan with a fixed TTSV placement that places TTSV between cores, our algorithm optimally places TTSVs between IC blocks and finds an optimal floorplan with the minimum cost of peak temperature, wirelength, and area at 6% TTSV area overhead. The peak temperature is reduced from 116 °C to 100 °C with only a 3.5% increase in wirelength. Our floorplan optimization method can provide effective thermal management solutions to 3-D ICs.

رقم المجلد
10
رقم الانشاء
4
مجلة/صحيفة
IEEE Transactions on Components, Packaging and Manufacturing Technology
الصفحات
599-610
مزيد من المنشورات
publications

While 3-D integrated circuits (ICs) offer many advantages over 2-D ICs, thermal management challenges remain unresolved. Thermal through-silicon-vias (TTSVs) are TSVs that facilitate heat transfer…

بواسطة Ayed Alqahtani, Zongqing Ren, N. Bagherzadeh, J. Lee
2020
publications

3D stacking of integrated circuits (ICs) provides significant advantages in saving device footprints, improving power management, and continuing performance enhancement, particularly for many-core…

بواسطة Ayed Alqahtani, Zongqing Ren, N. Bagherzadeh, J. Lee
2018
publications

The movement toward 3D fabrication coupled with Network-on-Chip (NoC) aims to improve area, performance, power, and scalability of many-core systems. However, reliability issue as a perpetual…

بواسطة Ayed Alqahtani, Z. Ghaderi, N. Bagherzadeh
2018